Path:OKDatasheet > Datasheet Semiconductor > Lattice Datasheet > M5LV-128/104-12VI
M5LV-128/104-12VI especificación: 10ns fifth generation MACH architecture CPLD (Complex Programmable Logic Device)
Path:OKDatasheet > Datasheet Semiconductor > Lattice Datasheet > M5LV-128/104-12VI
M5LV-128/104-12VI especificación: 10ns fifth generation MACH architecture CPLD (Complex Programmable Logic Device)
Fabricante : Lattice
Embalaje : TQFP
Pins : 100
Temperatura : Min -40 °C | Max 85 °C
Tamaño : 1126 KB
Aplicación : 10ns fifth generation MACH architecture CPLD (Complex Programmable Logic Device)